



# 8288 BUS CONTROLLER FOR 8086, 8088, 8089 PROCESSORS

- Bipolar Drive Capability
- Provides Advanced Commands
- Provides Wide Flexibility in System Configurations
- 3-State Command Output Drivers
- Configurable for Use with an I/O Bus
- Facilitates Interface to One or Two Multi-Master Busses

The Intel® 8288 Bus Controller is a 20-pin bipolar component for use with medium-to-large 8086 processing systems. The bus controller provides command and control timing generation as well as bipolar bus drive capability while optimizing system performance.

A strapping option on the bus controller configures it for use with a multi-master system bus and separate I/O bus.



AR

| PIN DEFINITIONS           Name         I/O         Function                |   | Name                                                                                                                                                                                                                                                         | 1/0      | Function                        |                                                                                                                                                                                                                                                                  |  |
|----------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                            |   | AIOWC                                                                                                                                                                                                                                                        | 0        | Advanced I/O Write Command: The |                                                                                                                                                                                                                                                                  |  |
| V <sub>CC</sub><br>GND<br>S <sub>0</sub> , S <sub>1</sub> , S <sub>2</sub> | 1 | + 5V supply.<br>Ground.<br>Status Input Pins: These pins are the                                                                                                                                                                                             |          |                                 | AIOWC issues an I/O Write Com-<br>mand earlier in the machine cycle to<br>give I/O devices an early indication<br>of a write instruction. Its timing is                                                                                                          |  |
|                                                                            |   | status input pins from the 8086, 8088<br>or 8089 processors. The 8288 de-<br>codes these inputs to generate com-                                                                                                                                             |          | 0                               | the same as a read command signal.<br>AIOWC is active LOW.                                                                                                                                                                                                       |  |
|                                                                            |   | mand and control signals at the ap-<br>propriate time. When these pins are<br>not in use (passive) they are all HIGH.<br>(See chart under Command and Con-<br>trol Logic.)                                                                                   |          | U                               | line instructs an I/O device to read<br>the data on the data bus. This signal<br>is active LOW.                                                                                                                                                                  |  |
| CLK                                                                        | 1 | Clock: This is a clock signal from the<br>8284 clock generator and serves to<br>establish when command and con-<br>trol signals are generated.                                                                                                               | IORC     | 0                               | I/O Read Command: This command<br>line instructs an I/O device to drive<br>its data onto the data bus. This<br>signal is active LOW.                                                                                                                             |  |
| ALE                                                                        | 0 | Address Latch Enable: This signal<br>serves to strobe an address into the<br>address latches. This signal is active<br>HIGH and latching occurs on the fall-<br>ing (HIGH to LOW) transition. ALE is<br>intended for use with transparent D<br>type latches. | AMWC     | 0                               | Advanced Memory Write Command:<br>The AMWC issues a memory write<br>command earlier in the machine cy-<br>cle to give memory devices an early<br>indication of a write instruction. Its<br>timing is the same as a read com-<br>mand signal. AMWC is active LOW. |  |
| DEN                                                                        | 0 | Data Enable: This signal serves to<br>enable data transceivers onto either<br>the local or system data bus. This<br>signal is active HIGH.                                                                                                                   | MWTC     | 0                               | Memory Write Command: This com-<br>mand line instructs the memory to<br>record the data present on the data<br>bus. This signal is active LOW.                                                                                                                   |  |
| DT/R                                                                       | 0 | Data Transmit/Receive: This signal<br>establishes the direction of data<br>flow through the transceivers. A<br>HIGH on this line indicates Transmit<br>(write to I/O or memory) and a LOW<br>indicates Receive (Read).                                       | MRDC     | 0                               | Memory Read Command: This com-<br>mand line instructs the memory to<br>drive its data onto the data bus. This<br>signal is active LOW.                                                                                                                           |  |
| ĀĒŇ                                                                        | I | Address Enable: AEN enables com-<br>mand outputs of the 8288 Bus Con-<br>troller at least 105 ns after it be-<br>comes active (LOW). AEN going inac-<br>tive immediately 3-states the com-<br>mand output drivers. AEN does not                              | INTA<br> | 0                               | Interrupt Acknowledge: This com-<br>mand line tells an interrupting device<br>that its interrupt has been acknowl-<br>edged and that it should drive vector-<br>ing information onto the data bus.<br>This signal is active LOW.                                 |  |
|                                                                            |   | 8288 is in the I/O Bus mode (IOB tied<br>HIGH).                                                                                                                                                                                                              | MCE/PDEN | 0                               | This is a dual function pin.<br>MCE (IOB is tied LOW): Master Cas-<br>cade Enable occurs during an inter-                                                                                                                                                        |  |
| CEN                                                                        | I | is LOW all 8288 command outputs<br>and the DEN and PDEN control out-<br>puts are forced to their inactive<br>state. When this signal is HIGH,<br>these same outputs are enabled.                                                                             |          |                                 | rupt sequence and serves to read a<br>Cascade Address from a master PIC<br>(Priority Interrupt Controller) onto<br>the data bus. The MCE signal is ac-<br>tive HIGH.<br>PDEN (IOB is tied HIGH): Peripheral                                                      |  |
| ЮВ                                                                         | I | Input/Output Bus Mode: When the<br>IOB is strapped HIGH the 8288 func-<br>tions in the I/O Bus mode. When it is<br>strapped LOW, the 8288 functions in<br>the System Bus mode. (See sections<br>on I/O Bus and System Bus modes).                            |          |                                 | Data Enable enables the data bus<br>transceiver for the I/O bus during I/O<br>instructions. It performs the same<br>function for the I/O bus that <u>DEN per-</u><br>forms for the system bus. PDEN is<br>active LOW.                                            |  |



## COMMAND AND CONTROL LOGIC

The command logic decodes the three 8086, 8088 or 8089 CPU status lines  $(\overline{S_0}, \overline{S_1}, \overline{S_2})$  to determine what command is to be issued.

This chart shows the meaning of each status "word".

| $\overline{S_2}$ | $\overline{S_1}$ | $\overline{S_0}$ | Processor State      | 8288 Command |  |  |
|------------------|------------------|------------------|----------------------|--------------|--|--|
| 0                | 0                | 0                | InterruptAcknowledge | INTA         |  |  |
| 0                | 0                | 1                | Read I/O Port        | IORC         |  |  |
| 0                | 1                | 0                | Write I/O Port       | IOWC, AIOWC  |  |  |
| 0                | 1                | 1                | Halt                 | None         |  |  |
| 1                | 0                | 0                | Code Access          | MRDC         |  |  |
| 1                | 0                | 1                | Read Memory          | MRDC         |  |  |
| 1                | 1                | 0                | Write Memory         | MWTC, AMWC   |  |  |
| 1                | 1                | 1                | Passive              | None         |  |  |

The command is issued in one of two ways dependent on the mode of the 8288 Bus Controller.

I/O Bus Mode - The 8288 is in the I/O Bus mode if the IOB pin is strapped HIGH. In the I/O Bus mode all I/O command lines (IORC, IOWC, AIOWC, INTA) are always enabled (i.e., not dependent on AEN). When an I/O command is initiated by the processor, the 8288 immediately activates the command lines using PDEN and DT/R to control the I/O bus transceiver. The I/O command lines should not be used to control the system bus in this configuration because no arbitration is present. This mode allows one 8288 Bus Controller to handle two external busses. No waiting is involved when the CPU wants to gain access to the I/O bus. Normal memory access requires a "Bus Ready" signal (AEN LOW) before it will proceed. It is advantageous to use the IOB mode if I/O or peripherals dedicated to one processor exist in a multi-processor system.

System Bus Mode — The 8288 is in the System Bus mode if the IOB pin is strapped LOW. In this mode no command is issued until 105 ns after the AEN Line is activated (LOW). This mode assumes bus arbitration logic will inform the bus controller (on the AEN line) when the bus is free for use. Both memory and I/O commands wait for bus arbitration. This mode is used when only one bus exists. Here, both I/O and memory are shared by more than one processor.

### **Command Outputs**

The advanced write commands are made available to initiate write procedures early in the machine cycle. This signal can be used to prevent the processor from entering an unnecessary wait state.

The command outputs are:

| MPDC   | Momony                     | Dood | Command |
|--------|----------------------------|------|---------|
| MRDC - | <ul> <li>Memory</li> </ul> | Read | Command |

- MWTC Memory Write Command
- IORC I/O Read Command IOWC I/O Write Command
- AMWC Advanced Memory Write Command
- AIOWC Advanced I/O Write Command

INTA — Interrupt Acknowledge

INTA (Interrupt Acknowledge) acts as an I/O read during an interrupt cycle. Its interrupt is being acknowledge-rupting device that its interrupt is being acknowledge-and that it should place vectoring information onto the to change come an interrupt cycle. Its purpose is to inform an inter-

#### **Control Outputs**

The control outputs of the 8288 are Data Enable (DEN), Data Transmit/Receive (DT/R) and Master Cascade Enable/Peripheral Data Enable (MCE/PDEN). The DEN signal determines when the external bus should be enabled onto the local bus and the  $\mathsf{DT}/\overline{\mathsf{R}}$  determines the direction of data transfer. These two signals usually go to the chip select and direction pins of a transceiver.

The MCE/PDEN pin changes function with the two modes of the 8288. When the 8288 is in the IOB mode (IOB HIGH) the PDEN signal serves as a dedicated data enable signal for the I/O or Peripheral System bus.

#### Interrupt Acknowledge and MCE

The MCE signal is used during an interrupt acknowledge cycle if the 8288 is in the System Bus mode (IOB LOW). During any interrupt sequence there are two interrupt acknowledge cycles that occur back to back. During the first interrupt cycle no data or address transfers take place. Logic should be provided to mask off MCE during this cycle. Just before the second cycle begins the MCE signal gates a master Priority Interrupt Controller's (PIC) cascade address onto the processor's local bus where ALE (Address Latch Enable) strobes it into the address latches. On the leading edge of the second interrupt cycle the addressed slave PIC gates an interrupt vector onto the system data bus where it is read by the processor.

If the system contains only one PIC, the MCE signal is not used. In this case the second Interrupt Acknowledge signal gates the interrupt vector onto the processor bus.

#### Address Latch Enable and Halt

Address Latch Enable (ALE) occurs during each machine cycle and serves to strobe the current address into the address latches. ALE also serves to strobe the status ( $\overline{S_0}$ ,  $\overline{S_1}$ ,  $\overline{S_2}$ ) into a latch for halt state decoding.

### **Command Enable**

The Command Enable (CEN) input acts as a command qualifier for the 8288. If the CEN pin is high the 8288 functions normally. If the CEN pin is pulled LOW, all command lines are held in their inactive state (not 3-state). This feature can be used to implement memory partitioning and to eliminate address conflicts between system bus devices and resident bus devices.

## D.C. AND OPERATING CHARACTERISTICS

## **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias         | 0°C to 70°C         |
|--------------------------------|---------------------|
| Storage Temperature            | – 65 °C to + 150 °C |
| All Output and Supply Voltages | – 0.5V to + 7V      |
| All Input Voltages             | – 1.0V to + 5.5V    |
| Power Dissipation              | 1.5 Watt            |

\*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## D.C. CHARACTERISTICS FOR THE 8288

**Conditions:**  $V_{CC} = 5V \pm 10\%$ ,  $T_A = 0$  °C to 70 °C

| Symbol         | Parameter                                               | Min        | Max        | Unit   | Test Conditions                                      |
|----------------|---------------------------------------------------------|------------|------------|--------|------------------------------------------------------|
| ٧ <sub>C</sub> | Input Clamp Voltage                                     |            | - 1        | v      | $I_C = -5 \text{ mA}$                                |
| lcc            | Power Supply Current                                    |            | 230        | mA     |                                                      |
| ١F             | Forward Input Current                                   |            | - 0.7      | mA     | V <sub>F</sub> = 0.45V                               |
| IR             | Reverse Input Current                                   |            | 50         | μΑ     | V <sub>R</sub> =V <sub>CC</sub>                      |
| VOL            | Output Low Voltage—Command Outputs<br>Control Outputs   |            | 0.5<br>0.5 | v<br>v | I <sub>OL</sub> = 32 mA<br>I <sub>OL</sub> = 16 mA   |
| VOH            | Output High Voltage— Command Outputs<br>Control Outputs | 2.4<br>2.4 |            | v<br>v | $I_{OH} = -5 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ |
| VIL            | Input Low Voltage                                       |            | 0.8        | V      |                                                      |
| VIH            | Input High Voltage                                      | 2.0        |            | v      |                                                      |
| OFF            | Output Off Current                                      |            | 100        | μΑ     | V <sub>OFF</sub> = 0.4 to 5.25V                      |

## **A.C. CHARACTERISTICS FOR THE 8288**

**Conditions:**  $V_{CC} = 5V \pm 10\%$ ,  $T_A = 0^{\circ}C$  to 70°C

## TIMING REQUIREMENTS

| Symbol | Parameter                  | Min | Max     | Unit | Loading |
|--------|----------------------------|-----|---------|------|---------|
| TCLCL  | CLK Cycle Period           | 125 |         | ns   |         |
| TCLCH  | CLK Low Time               | 66  | · · · · | ns   |         |
| TCHCL  | CLK High Time              | 40  |         | ns   |         |
| TSVCH  | Status Active Setup Time   | 65  | · · · · | ns   |         |
| TCHSV  | Status Active Hold Time    | 10  |         | ns   |         |
| TSHCL  | Status Inactive Setup Time | 55  |         | ns   |         |
| TCLSH  | Status Inactive Hold Time  | 10  |         | ns   |         |

### **TIMING RESPONSES**

| Symbol        | Parameter                          | Min | Max   | Unit | Loading                    |
|---------------|------------------------------------|-----|-------|------|----------------------------|
| TCVNV         | Control Active Delay               | 5   | 45    | ns   |                            |
| TCVNX         | Control Inactive Delay             | 10  | 45    | ns   | -                          |
| TCLLH, TCLMCH | ALE MCE Active Delay (from CLK)    |     | 15    | ns   |                            |
| TSVLH, TSVMCH | ALE MCE Active Delay (from Status) |     | 15    | ns   | 7                          |
| TCHLL         | ALE Inactive Delay                 |     | 15    | ns   |                            |
| TCLML         | Command Active Delay               | 10  | 35    | ns   |                            |
| TCLMH         | Command Inactive Delay             | 10  | 35    | ns   | $10WC$ $I_{OH} = -5 mA$    |
| TCHDTL        | Direction Control Active Delay     |     | 50    | ns   | INTA CL = 300 pF           |
| TCHDTH        | Direction Control Inactive Delay   |     | 30    | ns   |                            |
| TAELCH        | Command Enable Time                |     | 40    | ns   |                            |
| TAEHCZ        | Command Disable Time               |     | 40    | ns   | $\int (1 - 16  \text{mA})$ |
| TAELCV        | Enable Delay Time                  | 105 | 275   | ns   | Other { IOH = -1 mA        |
| TAEVNV        | AEN to DEN                         |     | 20    | ns   | C <sub>L</sub> =80 pF      |
| TCEVNV        | CEN to DEN, PDEN                   |     | 20    | ns   | 7                          |
| TCELRH        | CEN to Command                     |     | TCLML | ns   | 1                          |



IOTE: 1. ADDRESSIDATA BUS IS SHOWN ONLY FOR REFERENCE PURPOSES. 2. LEADING EDGE OF ALE AND MCE IS DETERMINED BY THE FALLING EDGE OF CLK OR STATUS GOING ACTIVE, WHICHEVER OCCURS LAST. 3. ALL TIMING MEASUREMENTS ARE MADE AT 1.5V UNLESS SPECIFIED OTHERWISE.



# 8288 ADDRESS ENABLE (AEN) TIMING (3-STATE ENABLE/DISABLE)



NOTE: CEN MUST BE LOW OR VALID PRIOR TO T2 TO PREVENT THE COMMAND FROM BEING GENERATED.



## TEST LOAD CIRCUITS